資料介紹
通訊設計師在高速背板面臨的新挑戰,High-Speed Backplanes Pose New Challenges to Comms Designers
As backplane speeds move beyond 3 Gbit/s, designers will encounter problems not seen at lower rates. Fortunately, through the use of modeling techniques, designers can tackle these issues head on.
The operating data rates of current state-of-the-art backplane serial links are in the 2.5- to 3.125-Gbit/s range. As silicon becomes available that can support higher data rates into the 5- and 10-Gbit/s range, comm system designers are looking for ways to support these higher rates within their existing backplanes.
In the 5- to 10-Gbit/s range, the technical challenges created by phenomenon such as reflections and crosstalk increase. In addition, new voltage- and timing-related challenges have arisen that typically do not exist in lower data rate ranges. These include skin effect, dielectric loss, inter-symbol interference (ISI), and via stub effect.
To overcome these challenges, system designers must develop accurate and efficient models for both the active and the passive components of the system. Silicon vendors also need channel models to successfully design proper on-chip circuits for implementing various techniques like equalization and reflection cancellation. By modeling the known deterministic effects of the channel, signal-integrity related problems can be understood, and techniques can be developed to minimize their impacts.
To develop a backplane model, individual models for connectors, packages, PCB traces and vias are needed. In this article, we'll examine the technical challenges that must be overcome to support 5- to 10-Gbit/s rates, and the corresponding channel model requirements.
Channel Impairments
As the data transfer rate on the channel increases, "old" problems are exacerbated, and "new" problems arise that must be addressed. Figure 1 shows the key timing and voltage related impairments that must be addressed as data rates increase.
As backplane speeds move beyond 3 Gbit/s, designers will encounter problems not seen at lower rates. Fortunately, through the use of modeling techniques, designers can tackle these issues head on.
The operating data rates of current state-of-the-art backplane serial links are in the 2.5- to 3.125-Gbit/s range. As silicon becomes available that can support higher data rates into the 5- and 10-Gbit/s range, comm system designers are looking for ways to support these higher rates within their existing backplanes.
In the 5- to 10-Gbit/s range, the technical challenges created by phenomenon such as reflections and crosstalk increase. In addition, new voltage- and timing-related challenges have arisen that typically do not exist in lower data rate ranges. These include skin effect, dielectric loss, inter-symbol interference (ISI), and via stub effect.
To overcome these challenges, system designers must develop accurate and efficient models for both the active and the passive components of the system. Silicon vendors also need channel models to successfully design proper on-chip circuits for implementing various techniques like equalization and reflection cancellation. By modeling the known deterministic effects of the channel, signal-integrity related problems can be understood, and techniques can be developed to minimize their impacts.
To develop a backplane model, individual models for connectors, packages, PCB traces and vias are needed. In this article, we'll examine the technical challenges that must be overcome to support 5- to 10-Gbit/s rates, and the corresponding channel model requirements.
Channel Impairments
As the data transfer rate on the channel increases, "old" problems are exacerbated, and "new" problems arise that must be addressed. Figure 1 shows the key timing and voltage related impairments that must be addressed as data rates increase.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 新手電源設計師的困惑資料下載
- 能量采集所面臨的幾個重大挑戰資料下載
- 解決高速串行連接面臨的挑戰 9次下載
- 汽車照明設計師的一個有用技巧資料下載
- 醫療大數據面臨的挑戰及相應的隱私保護技術 16次下載
- 系統設計師的數字電源
- 線纜背板系統--印刷電路板(PCB)的高速型替代產品 3次下載
- 使用Xpeedic SnpExpert 分析25Gbps高速背板連接器 16次下載
- 軟件設計師教程_陳平 0次下載
- 串行背板接口設計挑戰 35次下載
- 音頻系統設計師的新選擇
- 2008嵌入式系統設計師考試真題
- 2006年下半年嵌入式系統設計師下午題下載
- 基于802.11的高速藍牙設計挑戰
- 軟件設計師全書 0次下載
- 高速設計中應該使用PCB還是電纜背板? 582次閱讀
- 硅面臨的挑戰 硅以外的半導體材料選擇 1293次閱讀
- PCB設計面臨的挑戰 559次閱讀
- 超分辨技術在RTC領域應用面臨的機遇與挑戰 3133次閱讀
- FPGA和SoC在設計中面臨小尺寸和低成本挑戰,如何解決 948次閱讀
- FPGA電源系統設計師面臨的設計復雜性和不確定性根源淺析 787次閱讀
- 串行背板技術面臨新挑戰 Xilinx推出串行背板解決方案 1200次閱讀
- 信號集成有哪些挑戰? 1152次閱讀
- 占板面積解決方案:高效率降壓型穩壓器的并聯應用 1115次閱讀
- RFID技術應用及所面臨的挑戰介紹與分析 4278次閱讀
- DVB-H接收器設計所面臨的機遇和挑戰 1816次閱讀
- 設計師如何快速轉型做VR設計? 1.1w次閱讀
- 高速ADC的電源設計 3656次閱讀
- 復雜信號內部捕獲所面臨的常見挑戰分析 2360次閱讀
- 高速連接系統設計在云計算中面臨的挑戰 1161次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1489次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 91次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 9次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7基于單片機和 SG3525的程控開關電源設計
- 0.23 MB | 3次下載 | 免費
- 8基于單片機的紅外風扇遙控
- 0.23 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30319次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多