資料介紹
Table of Contents
AD9467 Evaluation Board, ADC-FMC Interposer & Xilinx Reference Design
Introduction
The AD9467 is a 16-bit, monolithic, IF sampling analog-to-digital converter (ADC) with a conversion rate of up to 250MSPS. This reference design includes the device data capture and SPI interface. The samples are written to the external DDR-DRAM on ML605. It allows programming the device and monitoring its internal registers via SPI. It also allows programming the AD9517-4 clock chip as an alternative clock source on the board. The board also provides other options to drive the clock to the ADC.
Supported Devices
Supported Carriers
Quick Start Guide
The reference design has been tested with ML605, KC705 and VC707. The notes below refer to ML605, the procedure is same for the other boards. Please make sure you are using the correct reference design for the board(s) that you have. The bit file provided combines the FPGA bit file and the SDK elf files. It may be used for a quick check on the system. All you need is the hardware and a PC running a UART terminal and the programmer (IMPACT).
Required Hardware
- ML605, KC705 or VC707 board
- AD9467-2x0EBZ board & Power supply
- ADC FMC interposer board
- Signal/Clock generator (clock input, 200MHz or 250MHz)
- Signal generator (analog input, for data capture)
Required Software
- Xilinx ISE 13.2 (Programmer (IMPACT) is sufficient for the demo and is available on Webpack).
- A UART terminal (Tera Term/Hyperterminal), Baud rate 57600.
Bit file
- Download the gzip file and extract the sw/cf_ad9467_ebz.bit file.
Board Modifications
If you have a Rev. A version of the FMC interposer board, please do the following modifications on the board.
- Populate R209 (0ohm) and make sure R211 is NOT populated.
- Insert (cut the traces) 33ohm resistors on U201 (UG3308) Y ports (pins 11 through 17).
- Make sure that R201 through R207 are NOT populated.
If you have a Rev. A version of the AD9467 evaluation board, please do the following modifications on the board.
- Remove R309 on pin 14 of AD9517 (U300).
- Remove R600 on pin 3 of NC7WZ16P (U601).
- Remove R601 on pin 1 of NC7WZ16P (U601).
- Remove R602 on pin 1 of NC7WZ07P (U600).
Running Demo (SDK) Program
To begin make the following connections (see image below):
- Connect the AD9467-2x0EBZ board to the FMC Interposer board.
- Connect the interposer board to the FMC-HPC connector of ML605 board.
- Connect power to ML605 and the AD9467-2x0EBZ boards.
- Connect two USB cables from the PC to the JTAG and UART USB connectors on ML605.
- Connect an external clock source to AD9467-2x0EBZ board's J201 SMA connector.
- Connect a signal generator to the AIN SMA J100 SMA connector.
If you have AD9467-200EBZ board setup the clock source to be 200MHz, if AD9467-250EBZ set up the clock source to be 250MHz. This quick start bit file configures the AD9467 for all test modes and verifies the captured data accordingly. After the hardware setup, turn the power on to the ML605 and the AD9467-2x0EBZ boards.
Start IMPACT, and initialze the JTAG chain. The program should recognize the Virtex 6 device (see screenshot below). Start a UART terminal (set to 57600 baud rate) and then program the device.
If programming was successful, you should be seeing messages appear on the terminal as shown in figure below. After programming the AD9467 and AD9517, the program checks data capture on various test modes. Please note that AD9517 is powered down by default but is still accessable via SPI.
After patterns and prbs sequences are verified, if no errors are present, you may use the chipscope busplot to see the captured signal (see below). The ADC data is available on pins [15:0] of the chipscope signal.
Using the reference design
The reference design is built on a microblaze based system parameterized for linux. A functional block diagram of the design is given below.
Xilinx block diagram
AD9467 FMC Card block diagram
The reference design consists of three functional modules, a LVDS interface, a PN9/PN23/PAT monitor and a DMA interface.
The LVDS interface captures and buffers data from the ADC. The DMA interface then transfers the samples to the external DDR-DRAM. The capture is initiated by the software. The status of capture (overflow, over the range) are reported back to the software.
Registers
Please refer to the regmap.txt file in the pcores directory.
Good To Know
The PN9/PN23 sequences are not compatible with O.150. Please use the equations given in the reference design. They follow the polynomial equations as in O.150, but ONLY the msb is inverted.
The AD9467 drives the interleaved first byte (D15:D1) on the rising edge and second byte (D14:D0) on the falling edge of DCO clock. However in certain frequencies the captured data (from IDDR) seems to be reverse. If that occurs try setting the “capture select” bit (register 0x0a, bit 0).
Clock Selection
There are several clock paths available on the evaluation board.
Downloads
FPGA Referece Designs:
Only Xilinx coregen xco files are provided with the reference design. You must regenerate the IP core files using this file. See generating Xilinx netlist/verilog files from xco files for details.
- Questions? Ask Help & Support.
Tar file contents
The tar file contains, in most cases, the following files and/or directories. To rebuild the reference design simply double click the XMP file and run the tool. To build SDK, select a workspace and use the C file to build the elf file. Please refer to Xilinx EDK documentation for details.
license.txt | ADI license & copyright information. |
system.mhs | MHS file. |
system.xmp | XMP file (use this file to build the reference design). |
data/ | UCF file and/or DDR MIG project files. |
docs/ | Documentation files (Please note that this wiki page is the documentation for the reference design). |
sw/ | Software (Xilinx SDK) & bit file(s). |
cf_lib/edk/pcores/ | Reference design core file(s) (Xilinx EDK). |
More information
- AD9467 SIMULINK ADIsimADC模型
- AD9467 BOM表
- FMC插入器&Xilinx KC705參考設計
- AD7656-1 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD7658-1 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- ADC-FMC插入器&Xilinx ZC706參考設計
- AD9833 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD9129評估板、DAC-FMC插入器和Xilinx ML-605參考設計
- AD9671評估板、ADC-FMC轉接器和Xilinx KC705參考設計
- AD5780 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD5449 FMC-SDP轉接器和評估板/Xilinx KC705參考設計
- AD9250評估板、ADC-FMC轉接器和Xilinx KC705參考設計
- AD9279評估板、ADC-FMC轉接器和Xilinx ML605參考設計
- AD9739A評估板、DAC-FMC插入器和Xilinx參考設計
- AD9122評估板、DAC-FMC插入器和Xilinx ML-605參考設計
- 【GD32F470紫藤派開發板使用手冊】第四講 FMC-片內Flash擦寫讀實驗 1359次閱讀
- 怎么評估ADC的SFDR和中頻濾波器的抑制度呢? 1018次閱讀
- ADC噪聲:時鐘輸入和相位噪聲–測試設置 1886次閱讀
- 使用MAXQ2010評估板讀取溫度 769次閱讀
- 系統演示平臺簡化了從評估到原型設計的過渡 809次閱讀
- 關于高速ADC測試和評估應用 1243次閱讀
- Xilinx FPGA的FMC介紹 5947次閱讀
- Firefly-RK328開發板ADC接口介紹 2490次閱讀
- digilent FMC Pcam適配器介紹 2879次閱讀
- digilent FMC-HDMI:雙HDMI輸入擴展子板介紹 4507次閱讀
- 2.5 GSPS高性能數模轉換器——AD9739A DAC 4866次閱讀
- 關于FPGA的FMC接口的詳細介紹 1.2w次閱讀
- 詳解Xilinx公司Zynq? UltraScale+?MPSoC產品 3357次閱讀
- ADI AD4002 18位2 MSPS SAR ADC評估方案詳解 6362次閱讀
- Maxim為三款Xilinx FPGA參考設計提供電源管理方案 1210次閱讀
下載排行
本周
- 1AN-1267: 使用ADSP-CM408F ADC控制器的電機控制反饋采樣時序
- 1.41MB | 3次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 4AN-1154: 采用恒定負滲漏電流優化ADF4157和ADF4158 PLL的相位噪聲和雜散性能
- 199.28KB | 次下載 | 免費
- 5AN-960: RS-485/RS-422電路實施指南
- 380.8KB | 次下載 | 免費
- 6EE-249:使用VisualDSP在ADSP-218x DSP上實現軟件疊加
- 60.02KB | 次下載 | 免費
- 7AN-1111: 使用ADuCM360/ADuCM361時的降低功耗選項
- 306.09KB | 次下載 | 免費
- 8AN-904: ADuC7028評估板參考指南
- 815.82KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 130次下載 | 免費
- 4使用單片機實現七人表決器的程序和仿真資料免費下載
- 2.96 MB | 44次下載 | 免費
- 5美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 6如何正確測試電源的紋波
- 0.36 MB | 18次下載 | 免費
- 7感應筆電路圖
- 0.06 MB | 10次下載 | 免費
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論
查看更多